## 1. SPIRIT identification of st\_com\_Leon2\_STUSB\_1\_0

| Vendor | Library | Name  | Version |
|--------|---------|-------|---------|
| st.com | Leon2   | STUSB | 1.0     |

## 2. SPIRIT address block STUSB\_MAP

| Base address | Size   | Address block | Description |
|--------------|--------|---------------|-------------|
| 0x0          | 0x1000 | STUSB_BLOCK   |             |

## **STUSB\_BLOCK Register Summary**

3. STUSB\_BLOCK register list

| Offset             | Register name             | Description                        | Page            |
|--------------------|---------------------------|------------------------------------|-----------------|
| 0x06               | BCD_TYPEC_REV_LOW         | BCD_TYPEC_REV_LOW register         | 0               |
| 0x07               | BCD_TYPEC_REV_HIGH        | BCD_TYPEC_REV_HIGH register        | 0               |
| 0x08               | BCD_USBPD_REV_LOW         | BCD_USBPD_REV_LOW register         | 0               |
| 0x09               | BCD_USBPD_REV_HIGH        | BCD_USBPD_REV_HIGH register        | 0               |
| 0x0A               | DEVICE_CAPAB_HIGH         | DEVICE_CAPAB_HIGH register         | 0               |
| 0x0B               | ALERT_STATUS_1            | ALERT_STATUS_1 register            | 0               |
| 0x0C               | ALERT_STATUS_1_MASK       | ALERT_STATUS_1_MASK register       | 0               |
| 0x0D               | PORT_STATUS_0             | PORT_STATUS_0 register             | 0               |
| 0x0E               | PORT_STATUS_1             | PORT_STATUS_1 register             | 0               |
| 0x0F               | TYPEC_MONITORING_STATUS_0 | TYPEC_MONITORING_STATUS_0 register | 0               |
| 0x10               | TYPEC_MONITORING_STATUS_1 | TYPEC_MONITORING_STATUS_1 register | 0               |
| 0x11               | CC_STATUS                 | CC_STATUS register                 | 0               |
| 0x12               | CC_HW_FAULT_STATUS_0      | CC_HW_FAULT_STATUS_0 register      | 0               |
| 0x13               | CC_HW_FAULT_STATUS_1      | CC_HW_FAULT_STATUS_1 register      | 0               |
| 0x14               | PD_TYPEC_STATUS           | PD_TYPEC_STATUS register           | PD_TYPEC_STATUS |
| 0x15               | TYPEC_STATUS              | TYPEC_STATUS register              | 0               |
| 0x16               | PRT_STATUS                | PRT_STATUS register                | 0               |
| 0x17<br>to<br>0x1F | reserved                  | reserved                           |                 |
| 0x20               | MONITORING_CTRL_0         | MONITORING_CTRL_0 register         | 0               |
| 0x21               | reserved                  | reserved                           |                 |
| 0x22               | MONITORING_CTRL_2         | MONITORING_CTRL_2 register         | 0               |
| 0x23               | RESET_CTRL                | RESET_CTRL register                | RESET_CTRL      |
| 0x24               | reserved                  | reserved                           |                 |
| 0x25               | VBUS_DISCHARGE_TIME_CTRL  | VBUS_DISCHARGE_TIME_CTRL register  | VBUS_0          |
| 0x26               | VBUS_DISCHARGE_CTRL       | VBUS_DISCHARGE_CTRL register       | VBUS_0          |
| 0x27               | VBUS_CTRL                 | VBUS_CTRL register                 | 0               |
| 0x28               | reserved                  | reserved                           |                 |
| 0x29               | reserved                  | reserved                           |                 |
| 0x2B               | reserved                  | reserved                           |                 |



| 0x2C         | reserved       | reserved                |               |
|--------------|----------------|-------------------------|---------------|
| 0x2D         | GPIO3_SW_GPIO  | GPIO3_SW_GPIO register  | GPIO3_SW_GPIO |
| 0x2E         | reserved       | reserved                |               |
| 0x2F         | reserved       | reserved                |               |
| 0x30         | reserved       | reserved                |               |
| 0x31         | RX_HEADER_LOW  | RX_HEADER_LOW register  | 0             |
| 0x32         | RX_HEADER_HIGH | RX_HEADER_HIGH register | 0             |
| 0x33         | RX_DATA_OBJ1_0 | RX_DATA_OBJ1_0 register | 0             |
| 0x34         | RX_DATA_OBJ1_1 | RX_DATA_OBJ1_1 register |               |
| 0x35         | RX_DATA_OBJ1_2 | RX_DATA_OBJ1_2 register |               |
| 0x36         | RX_DATA_OBJ1_3 | RX_DATA_OBJ1_3 register |               |
| 0x37         | RX_DATA_OBJ2_0 | RX_DATA_OBJ2_0 register | 0             |
| 0x38         | RX_DATA_OBJ2_1 | RX_DATA_OBJ2_1 register |               |
| 0x39         | RX_DATA_OBJ2_2 | RX_DATA_OBJ2_2 register |               |
| 0x3A         | RX_DATA_OBJ2_3 | RX_DATA_OBJ2_3 register |               |
| 0x3B         | RX_DATA_OBJ3_0 | RX_DATA_OBJ3_0 register | 0             |
| 0x3C         | RX_DATA_OBJ3_1 | RX_DATA_OBJ3_1 register |               |
| 0x3D         | RX_DATA_OBJ3_2 | RX_DATA_OBJ3_2 register |               |
| 0x3E         | RX_DATA_OBJ3_3 | RX_DATA_OBJ3_3 register |               |
| 0x3F         | RX_DATA_OBJ4_0 | RX_DATA_OBJ4_0 register | 0             |
| 0x40         | RX_DATA_OBJ4_1 | RX_DATA_OBJ4_1 register |               |
| 0x41         | RX_DATA_OBJ4_2 | RX_DATA_OBJ4_2 register |               |
| 0x42         | RX_DATA_OBJ4_3 | RX_DATA_OBJ4_3 register |               |
| 0x43         | RX_DATA_OBJ5_0 | RX_DATA_OBJ5_0 register | 0             |
| 0x44         | RX_DATA_OBJ5_1 | RX_DATA_OBJ5_1 register |               |
| 0x45         | RX_DATA_OBJ5_2 | RX_DATA_OBJ5_2 register |               |
| 0x46         | RX_DATA_OBJ5_3 | RX_DATA_OBJ5_3 register |               |
| 0x47         | RX_DATA_OBJ6_0 | RX_DATA_OBJ6_0 register | 0             |
| 0x48         | RX_DATA_OBJ6_1 | RX_DATA_OBJ6_1 register |               |
| 0x49         | RX_DATA_OBJ6_2 | RX_DATA_OBJ6_2 register |               |
| 0x4A         | RX_DATA_OBJ6_3 | RX_DATA_OBJ6_3 register |               |
| 0x4B         | RX_DATA_OBJ7_0 | RX_DATA_OBJ7_0 register | 0             |
| 0x4C         | RX_DATA_OBJ7_1 | RX_DATA_OBJ7_1 register |               |
| 0x4D         | RX_DATA_OBJ7_2 | RX_DATA_OBJ7_2 register |               |
| 0x4E         | RX_DATA_OBJ7_3 | RX_DATA_OBJ7_3 register |               |
| 0x50         | reserved       | reserved                |               |
| to<br>0x6F   |                |                         |               |
| 0x6F<br>0x70 | DPM_PDO_NUMB   | DPM_PDO_NUMB register   | 0             |
| 0x70<br>0x71 | reserved       | reserved                | U             |
| to           | 16361760       | leseiveu                |               |
| 0x84         |                |                         |               |
| 0x85         | DPM_SNK_PDO1_0 | DPM_SNK_PDO1_0 register | 0             |
| 0x86         | DPM_SNK_PDO1_1 | DPM_SNK_PDO1_1 register |               |
| 0x87         | DPM_SNK_PDO1_2 | DPM_SNK_PDO1_2 register |               |
| 0x88         | DPM_SNK_PDO1_3 | DPM_SNK_PDO1_3 register |               |



| 0x89 | DPM_SNK_PDO2_0 | DPM_SNK_PDO2_0 register |  |
|------|----------------|-------------------------|--|
| 0x8A | DPM_SNK_PDO2_1 | DPM_SNK_PDO2_1 register |  |
| 0x8B | DPM_SNK_PDO2_2 | DPM_SNK_PDO2_2 register |  |
| 0x8C | DPM_SNK_PDO2_3 | DPM_SNK_PDO2_3 register |  |
| 0x8D | DPM_SNK_PDO3_0 | DPM_SNK_PDO3_0 register |  |
| 0x8E | DPM_SNK_PDO3_1 | DPM_SNK_PDO3_1 register |  |
| 0x8F | DPM_SNK_PDO3_2 | DPM_SNK_PDO3_2 register |  |
| 0x90 | DPM_SNK_PDO3_3 | DPM_SNK_PDO3_3 register |  |
| 0x91 | DPM_REQ_RDO3_0 | DPM_REQ_RDO3_0 register |  |
| 0x92 | DPM_REQ_RDO3_1 | DPM_REQ_RDO3_1 register |  |
| 0x93 | DPM_REQ_RDO3_2 | DPM_REQ_RDO3_2 register |  |
| 0x94 | DPM_REQ_RDO3_3 | DPM_REQ_RDO3_3 register |  |

## STUSB\_BLOCK register descriptions

## **BCD\_TYPEC\_REV\_LOW**

## BCD\_TYPEC\_REV\_LOW register

| 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-------------------|---|---|---|---|---|---|
|   | BCD_TYPEC_REV_7_0 |   |   |   |   |   |   |
| R |                   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x06

Type: R
Reset: 0x12

Description: BCD\_TYPEC\_REV\_LOW register

[7:0] **BCD\_TYPEC\_REV\_7\_0**: Defined Type-C release supported by the device

## **BCD\_TYPEC\_REV\_HIGH**

## BCD\_TYPEC\_REV\_HIGH register

| 7 | 6                  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|--------------------|---|---|---|---|---|---|
|   | BCD_TYPEC_REV_15_8 |   |   |   |   |   |   |
|   | R                  |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x07

**Type:** R **Reset:** 0x00

**Description:** BCD\_TYPEC\_REV\_HIGH register

[7:0] **BCD\_TYPEC\_REV\_15\_8**: Defined Type-C release supported by the device



#### BCD\_USBPD\_REV\_LOW

## BCD\_USBPD\_REV\_LOW register

| 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-------------------|---|---|---|---|---|---|
|   | BCD_USBPD_REV_7_0 |   |   |   |   |   |   |
| R |                   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x08

Type: R
Reset: 0x11

**Description:** BCD\_USBPD\_REV\_LOW register

[7:0] **BCD\_USBPD\_REV\_7\_0**: Defined Power Delivery release supported by the device

### BCD\_USBPD\_REV\_HIGH

#### BCD\_USBPD\_REV\_HIGH register

| 7 | 6                  | 5 | 4 | 3 | 2 | 1 | 0 |
|---|--------------------|---|---|---|---|---|---|
|   | BCD_USBPD_REV_15_8 |   |   |   |   |   |   |
| R |                    |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x09

Type: R
Reset: 0x20

**Description:** BCD\_USBPD\_REV\_HIGH register

[7:0] BCD\_USBPD\_REV\_15\_8: Defined Power Delivery release supported by the device

#### **DEVICE\_CAPAB\_HIGH**

#### **DEVICE\_CAPAB\_HIGH** register

| 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------|---|---|---|---|---|---|---|
| DEVICE_CAPAB_HIGH |   |   |   |   |   |   |   |
| R                 |   |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x0A

**Type:** R **Reset:** 0x00

**Description:** DEVICE\_CAPAB\_HIGH register

[7:0] DEVICE\_CAPAB\_HIGH: Not used

## ALERT\_STATUS\_1

## ALERT\_STATUS\_1 register

| 7                 | 6                  | 5                                  | 4                         | 3                      | 2        | 1                 | 0                 |
|-------------------|--------------------|------------------------------------|---------------------------|------------------------|----------|-------------------|-------------------|
| HARD_RESET_<br>AL | PORT_STATUS<br>_AL | TYPEC_MONIT<br>ORING_STATU<br>S_AL | CC_HW_FAUL<br>T_STATUS_AL | PD_TYPEC_ST<br>ATUS_AL | RESERVED | PRT_STATUS_<br>AL | PHY_STATUS_<br>AL |
| RC                | R                  | R                                  | R                         | R                      | R        | R                 | R                 |

Address: STUSB\_BLOCKBaseAddress + 0x0B

Type: R
Reset: 0x30

**Description:** ALERT\_STATUS\_1 register

| Descrip | Mon: /LETT_C1/T100_110glotol                                 |
|---------|--------------------------------------------------------------|
| [7]     | HARD_RESET_AL: TBD                                           |
| [6]     | PORT_STATUS_AL: TBD                                          |
| [5]     | TYPEC_MONITORING_STATUS_AL: TBD                              |
| [4]     | CC_HW_FAULT_STATUS_AL: TBD                                   |
| [3]     | PD_TYPEC_STATUS_AL: PD Typec alert                           |
|         | 0: (NO_ALERT) PD_TYPEC_STATUS register (0x14) is equal to 0  |
|         | 1: (ALERT) PD_TYPEC_STATUS register (0x14) is different of 0 |
| [1]     | PRT_STATUS_AL: TBD                                           |
| [0]     | PHY_STATUS_AL: TBD                                           |

## ALERT\_STATUS\_1\_MASK

## ALERT\_STATUS\_1\_MASK register

|             | 7       | 6                       | 5                                    | 4                               | 3                               | 2        | 1                      | 0                      |
|-------------|---------|-------------------------|--------------------------------------|---------------------------------|---------------------------------|----------|------------------------|------------------------|
| HARD_RESET_ | AL_MASK | PORT_STATUS<br>_AL_MASK | TYPEC_MONIT<br>ORING_STATU<br>S_MASK | CC_FAULT_ST<br>ATUS_AL_MAS<br>K | PD_TYPEC_ST<br>ATUS_AL_MAS<br>K | RESERVED | PRT_STATUS_<br>AL_MASK | PHY_STATUS_<br>AL_MASK |
| R           | W       | R/W                     | R/W                                  | R/W                             | R/W                             | R        | R/W                    | R/W                    |

Address: STUSB\_BLOCKBaseAddress + 0x0C

Type: R/W Reset: 0xFB

**Description:** ALERT\_STATUS\_1\_MASK register

| [7] | HARD_RESET_AL_MASK  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[7]  |
|-----|-----------------------------------------------------------------------------------------------------------------------------|
| [6] | PORT_STATUS_AL_MASK  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[6] |
| [5] | TYPEC_MONITORING_STATUS_MASK  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked                                |



|     | Initiated by FTP_ALERT_STATUS_1_MASK[5]                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------|
| [4] | CC_FAULT_STATUS_AL_MASK  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[4] |
| [3] | PD_TYPEC_STATUS_AL_MASK  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[3] |
| [1] | PRT_STATUS_AL_MASK: 0: (UNMASKED) Interrupt unmasked 1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[1]       |
| [0] | PHY_STATUS_AL_MASK:  0: (UNMASKED) Interrupt unmasked  1: (MASKED) Interrupt masked Initiated by FTP_ALERT_STATUS_1_MASK[0]     |

## PORT\_STATUS\_0

# PORT\_STATUS\_0 register

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0                |
|---|---|---|----------|---|---|---|------------------|
|   |   |   | RESERVED |   |   |   | ATTACH_TRAN<br>S |
|   |   |   | R        |   |   |   | RC               |

Address: STUSB\_BLOCKBaseAddress + 0x0D

**Type:** R **Reset:** 0x00

Description: PORT STATUS 0 register

| Descrip | don. FORT_STATOS_0 legister                             |
|---------|---------------------------------------------------------|
| [0]     | ATTACH_TRANS:                                           |
|         | 0: (NO_TRANS) No transition detected in attached states |
|         | 1: (TRANS) Transition detected in attached state        |

## PORT\_STATUS\_1

## PORT\_STATUS\_1 register

| 7               | 6 | 5 | 4                     | 3          | 2         | 1        | 0      |
|-----------------|---|---|-----------------------|------------|-----------|----------|--------|
| ATTACHED_DEVICE |   |   | LOW_POWE<br>R_STANDBY | POWER_MODE | DATA_MODE | reserved | ATTACH |
| R               |   |   | R                     | R          | R         | R        | R      |

Address: STUSB\_BLOCKBaseAddress + 0x0E

Type: RC Reset: 0x00

**Description:** PORT\_STATUS\_1 register

[7:5] ATTACHED\_DEVICE:

|     | 000: (NONE_ATT) No device connected                                      |
|-----|--------------------------------------------------------------------------|
|     | 001: (SNK_ATT) Sink device connected                                     |
|     | 010: (SRC_ATT) Source device connected                                   |
|     | 011: (DBG_ATT) Debug accessory device connected                          |
|     | 100: (AUD_ATT) Audio accessory device connected                          |
|     | 101: (POW_ACC_ATT) Powered accessory device connected                    |
|     | Others: Do not use                                                       |
| [4] | LOW_POWER_STANDBY:                                                       |
|     | 0: (LP_OFF) Device is operating in normal mode                           |
|     | 1: (LP_ON) Device is operating in standby mode                           |
|     |                                                                          |
| [3] | POWER_MODE:                                                              |
| [3] | POWER_MODE: 0: (POW_SNK)                                                 |
| [3] | _                                                                        |
| [3] | 0: (POW_SNK)                                                             |
|     | 0: (POW_SNK)<br>1: (POW_SRC)                                             |
|     | 0: (POW_SNK) 1: (POW_SRC)  DATA_MODE:                                    |
|     | 0: (POW_SNK)<br>1: (POW_SRC)<br>DATA_MODE:<br>0: (UFP)                   |
| [2] | 0: (POW_SNK) 1: (POW_SRC)  DATA_MODE: 0: (UFP) 1: (DFP)                  |
| [2] | 0: (POW_SNK) 1: (POW_SRC)  DATA_MODE: 0: (UFP) 1: (DFP) reserved         |
| [2] | 0: (POW_SNK) 1: (POW_SRC)  DATA_MODE: 0: (UFP) 1: (DFP) reserved ATTACH: |

# TYPEC\_MONITORING\_STATUS\_0

## TYPEC\_MONITORING\_STATUS\_0 register

| 7   | 6                                         | 5                    | 4                   | 3                    | 2                      | 1                        | 0        |
|-----|-------------------------------------------|----------------------|---------------------|----------------------|------------------------|--------------------------|----------|
| 0 L | 7<br>6<br>6<br>7<br>7<br>7<br>7<br>7<br>7 | VBUS_HIGH_S<br>TATUS | VBUS_LOW_S<br>TATUS | VBUS_READY_<br>TRANS | VBUS_VSAFE0<br>V_TRANS | VBUS_VALID_<br>SNK_TRANS | RESERVED |
| F   | ₹                                         | RC                   | RC                  | RC                   | RC                     | RC                       | R        |

Address: STUSB\_BLOCKBaseAddress + 0x0F

**Type:** R Reset: 0x0F

**Description:** TYPEC\_MONITORING\_STATUS\_0 register

|     | 111 20_111011110111100_0111100_010glotol                                                   |
|-----|--------------------------------------------------------------------------------------------|
| [5] | VBUS_HIGH_STATUS: VBUS_HIGH status updated during VBUS_READY transtion from HIGH to LOW    |
|     | 0: (VBUS_HIGH_OK) VBUS below high threshold                                                |
|     | 1: (VBUS_HIGH_KO) VBUS above high threshold (Over voltage condition)                       |
| [4] | VBUS_LOW_STATUS: VBUS_LOW status updated during VBUS_READY transition from HIGH to LOW     |
|     | 0: (VBUS_LOW_OK) VBUS above low threshold                                                  |
|     | 1: (VBUS_LOW_KO) VBUS below low threshold (Under voltage condition)                        |
| [3] | VBUS_READY_TRANS:                                                                          |
|     | 0: (NO_TRANS) status cleared 1: (TRANS_DETECTED) Transition detected on VBUS_READY bit     |
| [2] | VBUS_VSAFE0V_TRANS:                                                                        |
|     | 0: (NO_TRANS) status cleared 1: (TRANS_DETECTED) Transition detected on VBUS_VSAFE0V bit   |
| [1] | VBUS_VALID_SNK_TRANS:                                                                      |
|     | 0: (NO_TRANS) status cleared 1: (TRANS_DETECTED) Transition detected on VBUS_VALID_SNK bit |
|     |                                                                                            |



[0] reserved

## TYPEC\_MONITORING\_STATUS\_1

# TYPEC\_MONITORING\_STATUS\_1 register

| 7 | 6 | 5                                    | 4 | 3          | 2                | 1                  | 0        |
|---|---|--------------------------------------|---|------------|------------------|--------------------|----------|
|   |   | 7<br>6<br>7<br>7<br>7<br>7<br>7<br>7 |   | VBUS_READY | VBUS_VSAFE0<br>V | VBUS_VALID_<br>SNK | RESERVED |
|   | F | ₹                                    |   | R          | R                | R                  | R        |

Address: STUSB\_BLOCKBaseAddress + 0x10

Type: R
Reset: 0x0E

Description: TYPEC MONITORING STATUS 1 register

| Веветтр | 111 20_1101111011110_0111100_110gioter                                                                                         |
|---------|--------------------------------------------------------------------------------------------------------------------------------|
| [3]     | VBUS_READY:                                                                                                                    |
|         | 0: (NO_VBUS_READY) VBUS disconnected (Unpowered or vSafe0V) 1: (VBUS_READY) VBUS connected (vSafe5V or negotiated power level) |
| [2]     | VBUS_VSAFE0V:                                                                                                                  |
|         | 0: (NO_VSAFE0V) VBUS is higher than 0.8V                                                                                       |
|         | 1: (VSAFE0V) VBUS is lower than 0.8V                                                                                           |
| [1]     | VBUS_VALID_SNK:                                                                                                                |
|         | 0: (NO_VBUS_VALID_SNK) VBUS is lower than 1.9V or 3.5V (depending of                                                           |
|         | VBUS_SNK_DISC_THRESHOLD value)                                                                                                 |
|         | 1: (VBUS_VALID_SNK) VBUS is higher than 1.9V or 3.5V (depending of                                                             |
|         | VBUS_SNK_DISC_THRESHOLD value)                                                                                                 |
| [0]     | reserved                                                                                                                       |

## **CC\_STATUS**

## **CC\_STATUS** register

| 7          | 6 | 5                        | 4                  | 3         | 2         | 1    | 0        |
|------------|---|--------------------------|--------------------|-----------|-----------|------|----------|
| RESERVED - |   | LOOKING_4_C<br>ONNECTION | CONNECT_RE<br>SULT | LIVIO COO | CCZ_SIAIE | 1.00 | 000<br>N |
| R          |   |                          |                    |           |           |      |          |

Address: STUSB\_BLOCKBaseAddress + 0x11

Type: R
Reset: 0x00

**Description:** CC\_STATUS register

|     | with co_on to co regioter                                                                          |
|-----|----------------------------------------------------------------------------------------------------|
| [5] | LOOKING_4_CONNECTION:                                                                              |
|     | 0: (NOT_LOOKING) The device is not actively looking for a connection. A transition from '1' to '0' |
|     | indicates a potential connection has been found. When the device is in power-up sequence or        |
|     | when TYPE-C FSM is in the following states: Attached.SRC (+intermediate states                     |
|     | SRC_2_SNK_PR_SWAP and SRC_2_SNK_PR_SWAP_RD), AudioAcessory,                                        |
|     | UnorientedDebugAccessory.SRC, OrientedDebugAccessory.SRC, Powered.Accessory,                       |

|       | Attached.SNK (+ intermediate state SNK_2_SRC_PR_SWAP), DebugAccessory.SNK                                                                                                                                                                   |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1: (LOOKING) The device is looking for a connection (toggling as a DRP or looking for a connection as Sink/Source only condition                                                                                                            |
| [4]   | CONNECT_RESULT:                                                                                                                                                                                                                             |
|       | 0: (PRESENT_RP) The device is presenting Rp. When TYPE-C FSM is in the following states: Attached.SRC (+intermediate state SRC_2_SNK_PR_SWAP), AudioAccessory, UnorientedDebugAccessory.SRC, OrientedDebugAccessory.SRC, Powered.Accessory. |
|       | 1: (PRESENT_RD) The device is presenting Rd. When when TYPE-C FSM is in the following states: Attached.SNK (+ intermediate states SNK_2_SRC_PR_SWAP and SRC_2_SNK_PR_SWAP_RD), DebugAccessory.SNK                                           |
| [3:2] | CC2_STATE:                                                                                                                                                                                                                                  |
|       | 00: (OPEN) SRC.Open (Open, Rp) when CONNECT_RESULT = 0                                                                                                                                                                                      |
|       | SNK.Open (below maximum vRa) when CONNECT_RESULT = 1                                                                                                                                                                                        |
|       | 01: (RA_DEFAULT) SRC.Ra (below maximum vRa) when CONNECT_RESULT = 0                                                                                                                                                                         |
|       | SNK.Default (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                             |
|       | 10: (RD_RP1_5A) SRC.Rd (within the vRd range) when CONNECT_RESULT = 0                                                                                                                                                                       |
|       | SNK.Power1.5 (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                            |
|       | 11: (RP3_0A) Reserved when CONNECT_RESULT = 0                                                                                                                                                                                               |
|       | SNK.Power3.0 (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                            |
|       | This field returns 00b if (LOOKING_4_CONNECTION=1).                                                                                                                                                                                         |
| [1:0] | CC1_STATE:                                                                                                                                                                                                                                  |
|       | 00: (OPEN) SRC.Open (Open, Rp) when CONNECT_RESULT = 0                                                                                                                                                                                      |
|       | SNK.Open (below maximum vRa) when CONNECT_RESULT = 1                                                                                                                                                                                        |
|       | 01: (RA_DEFAULT) SRC.Ra (below maximum vRa) when CONNECT_RESULT = 0                                                                                                                                                                         |
|       | SNK.Default (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                             |
|       | 10: (RD_RP1_5A) SRC.Rd (within the vRd range) when CONNECT_RESULT = 0                                                                                                                                                                       |
|       | SNK.Power1.5 (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                            |
|       | 11: (RP3_0A) Reserved when CONNECT_RESULT = 0                                                                                                                                                                                               |
|       | SNK.Power3.0 (Above minimum vRd-Connect) when CONNECT_RESULT = 1                                                                                                                                                                            |
|       | This field returns 00b if (LOOKING_4_CONNECTION=1).                                                                                                                                                                                         |

## CC\_HW\_FAULT\_STATUS\_0

# CC\_HW\_FAULT\_STATUS\_0 register

| 7        | 6        | 5                       | 4                   | 3                                   | 2        | 1        | 0        |
|----------|----------|-------------------------|---------------------|-------------------------------------|----------|----------|----------|
| RESERVED | RESERVED | VPU_OVP_FAU<br>LT_TRANS | VPU_VALID_T<br>RANS | VBUS_VSRC_<br>DISCH_FAULT<br>_TRANS | RESERVED | RESERVED | RESERVED |
| R        | R        | RC                      | RC                  | RC                                  | R        | R        | R        |

Address: STUSB\_BLOCKBaseAddress + 0x12

**Type:** R **Reset:** 0x10

**Description:** CC\_HW\_FAULT\_STATUS\_0 register

|   | [7] | reserved                                                    |
|---|-----|-------------------------------------------------------------|
|   | [5] | VPU_OVP_FAULT_TRANS:                                        |
|   |     | 0: (NO_TRANS) Cleared                                       |
|   |     | 1: (TRANS_DETECTED) Transition occured on VPU_OVP_FAULT bit |
| ſ | [4] | VPU_VALID_TRANS:                                            |



|     | 0: (NO_TRANS) Cleared                                                                              |
|-----|----------------------------------------------------------------------------------------------------|
|     | 1: (TRANS_DETECTED) Transition occured on VPU_VALID bit                                            |
| [3] | VBUS_VSRC_DISCH_FAULT_TRANS:                                                                       |
|     | 0: (NO_TRANS) No transition occurs on VBUS_DISCH_FAULT_VDDH_I and VSRC_DISCH_FAULT_VDDH_I inputs   |
|     | 1: (TRANS_DETECTED) Transition occurs on VBUS_DISCH_FAULT_VDDH_I or VSRC_DISCH_FAULT_VDDH_I inputs |
| [2] | reserved                                                                                           |
| [1] | reserved                                                                                           |
| [0] | reserved                                                                                           |

## CC\_HW\_FAULT\_STATUS\_1

# CC\_HW\_FAULT\_STATUS\_1 register

| 7                 | 6         | 5        | 4                    | 3                    | 2        | 1        | 0        |
|-------------------|-----------|----------|----------------------|----------------------|----------|----------|----------|
| VPU_OVP_F<br>AULT | VPU_VALID | RESERVED | VBUS_DISCH_FA<br>ULT | VSRC_DISCH_FA<br>ULT | RESERVED | RESERVED | RESERVED |
| R                 | R         | R        | R                    | R                    | R        | R        | R        |

Address: STUSB\_BLOCKBaseAddress + 0x13

**Type:** R **Reset:** 0x40

**Description:** CC\_HW\_FAULT\_STATUS\_1 register

| [7] | VPU_OVP_FAULT:                                                                                                                            |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
|     | 0: (NO_FAULT) No over voltage condition on CC pins when in Pull-up mode (CC pins voltage is below over voltage threshold of 6.0 V)        |
|     | 1: (FAULT) Over voltage condition has occurred on CC pins when in Pull-up mode (CC pins voltage is above over voltage threshold of 6.0 V) |
| [6] | VPU_VALID:                                                                                                                                |
|     | 0: (NO_VALID) CC pins pull-up voltage is below UVLO threshold of 2.8 V when in pull-up mode                                               |
|     | 1: (VALID) CC pins pull-up voltage is above UVLO threshold of 2.8 V when in pull-up mode (normal operating condition)                     |
| [4] | VBUS_DISCH_FAULT:                                                                                                                         |
|     | 0: (NO_FAULT) No VBUS discharge issue                                                                                                     |
|     | 1: (FAULT) VBUS discharge issue has occured                                                                                               |
| [3] | VSRC_DISCH_FAULT:                                                                                                                         |
|     | 0: (NO_FAULT) No VSRC discharge issue                                                                                                     |
|     | 1: (FAULT) VSRC discharge issue has occured                                                                                               |
| [2] | reserved                                                                                                                                  |
| [1] | reserved                                                                                                                                  |
| [0] | reserved                                                                                                                                  |

#### PD\_TYPEC\_STATUS

#### PD\_TYPEC\_STATUS register

| 7        | 6 | 5 | 4 | 3          | 2          | 1 | 0 |
|----------|---|---|---|------------|------------|---|---|
| RESERVED |   |   |   | PD_TYPEC_H | HAND_CHECK |   |   |
|          | F | ₹ |   |            | R          | C |   |

Address: STUSB\_BLOCKBaseAddress + 0x14

**Type:** R **Reset:** 0x00

**Description:** PD\_TYPEC\_STATUS\_0 register

[3:0] **PD\_TYPEC\_HAND\_CHECK**: hand checking sent by Type C to Power Delivery to feedback requested action

0000: (CLEARED) cleared

0001: (PD\_PR\_SWAP\_PS\_RDY\_ACK) 0010: (PD\_PR\_SWAP\_RP\_ASSERT\_ACK) 0011: (PD\_PR\_SWAP\_RD\_ASSERT\_ACK)

0100: (PD\_DR\_SWAP\_PORT\_CHANGE\_2\_DFP\_ACK) 0101: (PD\_DR\_SWAP\_PORT\_CHANGE\_2\_UFP\_ACK)

0110: reserved 0111: reserved

1000: (PD\_HARD\_RESET\_COMPLETE\_ACK)

1001: reserved

1010: (PD\_HARD\_RESET\_PORT\_CHANGE\_2\_DFP\_ACK) 1011: (PD\_HARD\_RESET\_PORT\_CHANGE\_2\_UFP\_ACK)

1100: (PD\_PR\_SWAP\_SNK\_VBUS\_OFF\_ACK) 1101: (PD\_PR\_SWAP\_SRC\_VBUS\_OFF\_ACK) 1110: (PD\_HARD\_RESET\_RECEIVED\_ACK)

1111: (PD\_HARD\_RESET\_SEND\_ACK)

#### **TYPEC STATUS**

#### TYPEC\_STATUS register

| 7       | 6        | 5        | 4               | 3 | 2 | 1 | 0 |
|---------|----------|----------|-----------------|---|---|---|---|
| REVERSE | RESERVED | RESERVED | TYPEC_FSM_STATE |   |   |   |   |
| R       | R        | R        | R               |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x15

Type: R
Reset: 0x00

**Description:** TYPEC\_STATUS register

[7] REVERSE: Connection orientation, indicates CC pin used for PD communication
0: (STRAIGHT\_CC1) CC1 is attached

|                         | 1: (TWISTED_CC2) CC2 is attached                                                    |  |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------|--|--|--|--|--|
| [6]                     | reserved                                                                            |  |  |  |  |  |
| [5]                     | reserved                                                                            |  |  |  |  |  |
| [4:0]                   | TYPEC_FSM_STATE: Indicates Type-C FSM state                                         |  |  |  |  |  |
|                         | 00000: (UNATTACHED_SNK)                                                             |  |  |  |  |  |
|                         | 00001: (ATTACHWAIT_SNK)                                                             |  |  |  |  |  |
|                         | 00010: (ATTACHED_SNK)                                                               |  |  |  |  |  |
|                         | 00011: (DEBUGACCESSORY_SNK)                                                         |  |  |  |  |  |
|                         | 00100: (B_0x4) Reserved                                                             |  |  |  |  |  |
|                         | 00101: (B_0x5) Reserved                                                             |  |  |  |  |  |
|                         | 00110: (SNK_2_SRC_PR_SWAP) Intermediate state during PR Swap from sink to source    |  |  |  |  |  |
|                         | 00111: (TRYWAIT_SNK)                                                                |  |  |  |  |  |
| 01000: (UNATTACHED_SRC) |                                                                                     |  |  |  |  |  |
|                         | 01001: (ATTACHWAIT_SRC)                                                             |  |  |  |  |  |
|                         | 01010: (ATTACHED_SRC)                                                               |  |  |  |  |  |
|                         | 01011: (SRC_2_SNK_PR_SWAP) Intermediate state during PR Swap from source to sink    |  |  |  |  |  |
|                         | 01100: (TRY_SRC)                                                                    |  |  |  |  |  |
|                         | 01101: (UNATTACHED_ACCESSORY)                                                       |  |  |  |  |  |
|                         | 01110: (ATTACHWAIT_ACCESSORY)                                                       |  |  |  |  |  |
|                         | 01111: (AUDIOACCESSORY)                                                             |  |  |  |  |  |
|                         | 10000: (UNORIENTEDDEBUGACCESSORY_SRC)                                               |  |  |  |  |  |
|                         | 10001: (POWERED_ACCESSORY)                                                          |  |  |  |  |  |
|                         | 10010: (UNSUPPORTED_ACCESSORY)                                                      |  |  |  |  |  |
|                         | 10011: (TYPEC_ERRORRECOVERY)                                                        |  |  |  |  |  |
|                         | 10100: (TRYDEBOUNCE_SNK) Intermediate state towards TRY_SNK state                   |  |  |  |  |  |
|                         | 10101: (TRY_SNK)                                                                    |  |  |  |  |  |
|                         | 10110: (B_0x16) Reserved                                                            |  |  |  |  |  |
|                         | 10111: (TRYWAIT_SRC)                                                                |  |  |  |  |  |
|                         | 11000: (UNATTACHEDWAIT_SRC)                                                         |  |  |  |  |  |
|                         | 11001: (ORIENTEDDEBUGACCESSORY_SRC)                                                 |  |  |  |  |  |
|                         | 11010: (SRC_2_SNK_PR_SWAP_RD) Intermediate state during PR Swap from source to sink |  |  |  |  |  |

## PRT\_STATUS

# PRT\_STATUS register

| 7        | 6        | 5        | 4                     | 3        | 2                    | 1        | 0                       |
|----------|----------|----------|-----------------------|----------|----------------------|----------|-------------------------|
| RESERVED | RESERVED | RESERVED | PRT_BIST_RE<br>CEIVED | RESERVED | PRL_MSG_RE<br>CEIVED | RESERVED | PRL_HW_RST_<br>RECEIVED |
| R        | R        | R        | RC                    | R        | RC                   | R        | RC                      |

Address: STUSB\_BLOCKBaseAddress + 0x16

**Type:** R **Reset:** 0x00

**Description:** PRT STATUS register

| Descrip | ion: TRT_OTATOO Tegister                                                                                   |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| [7:3]   | reserved                                                                                                   |  |  |  |  |  |  |
| [2]     | PRL_MSG_RECEIVED:                                                                                          |  |  |  |  |  |  |
|         | 0: (NO_MSG_RECEIVED) Cleared by I2C master 1: (MSG_RECEIVED) Interrupt for Protocol Layer Message Received |  |  |  |  |  |  |
| [1]     | reserved                                                                                                   |  |  |  |  |  |  |

[0] PRL\_HW\_RST\_RECEIVED:

0: (NO\_HW\_RST) Cleared by I2C master

1: (HW\_RST\_RECEIVED) Interrupt for a PD hardware reset request coming from RX

## MONITORING\_CTRL\_0

## MONITORING\_CTRL\_0 register

| 7 | 6        | 5                                    | 4 | 3                               | 2                                | 1                 | 0                |
|---|----------|--------------------------------------|---|---------------------------------|----------------------------------|-------------------|------------------|
|   | פרטרפטער | 7<br>6<br>6<br>7<br>7<br>7<br>8<br>8 |   | VBUS_SNK_DI<br>SC_THRESHO<br>LD | MONITORING_<br>INT_THRES_B<br>YP | EXT_VBUS_HI<br>GH | EXT_VBUS_LO<br>W |
| R |          |                                      |   | R/W                             | R/W                              | R/W               | R/W              |

Address: STUSB\_BLOCKBaseAddress + 0x20

**Type:** R/W **Reset:** 0x10

Description: MONITORING\_CTRL\_0 register

| [7:4] | reserved                                                                                           |
|-------|----------------------------------------------------------------------------------------------------|
| [3]   | VBUS_SNK_DISC_THRESHOLD: VBUS Threshold for TYPE-C state machine deconnection                      |
|       | 0: (SNK_DISC_HIGH) Select a VBUS threshold at 3.5V - Reset value                                   |
|       | 1: (SNK_DISC_LOW) Select a VBUS threshold at 1.9V                                                  |
| [2]   | MONITORING_INT_THRES_BYP: Internal VBUS monitoring comparators bypass                              |
|       | 0: (INT_COMP) Internal comparators selected (vbus_low/vbus_high) internally computed – Reset value |
|       | 1: (EXT_COMP) EXT_VBUS_HIGH and EXT_VBUS_LOW selected for VBUS monitoring inputs                   |
| [1]   | EXT_VBUS_HIGH: External VBUS high comparator                                                       |
|       | 0: (VBUS_VALID) VBUS in valid range                                                                |
|       | 1: (VBUS_ABOVE) VBUS above valid range                                                             |
| [0]   | EXT_VBUS_LOW: External VBUS low comparator                                                         |
|       | 0: (VBUS_VALID) VBUS in valid range                                                                |
|       | 1: (VBUS_BELOW) VBUS below valid range                                                             |

## MONITORING\_CTRL\_2

## MONITORING\_CTRL\_2 register

| 7   | 6      | 5      | 4 | 3          | 2 | 1 | 0 |  |
|-----|--------|--------|---|------------|---|---|---|--|
|     | VSHIFT | Γ_HIGH |   | VSHIFT_LOW |   |   |   |  |
| R/W |        |        |   | R/W        |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x22

**Type:** R/W **Reset:** 0xFF

**Description:** MONITORING\_CTRL\_2 register

| [7:4] | VSHIFT_HIGH: shift register initialisation high level (set OVP level ) |
|-------|------------------------------------------------------------------------|
| [3:0] | VSHIFT_LOW: shift register initialisation low level (set UVP level )   |

#### RESET\_CTRL

## RESET\_CTRL register

| 7        | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|-----|---|---|---|---|---|---|
| RESERVED |     |   |   |   |   |   |   |
|          | R/W |   |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x23

**Type:** R/W **Reset:** 0x00

**Description:** RESET\_CTRL register

[0] **RESET\_SW\_EN**: Software reset

0: (SW\_RESET\_OFF) Software reset disabled1: (SW\_RESET\_ON) Software reset enabled

#### VBUS\_DISCHARGE\_TIME\_CTRL

## VBUS\_DISCHARGE\_TIME\_CTRL register

| 7   | 6          | 5          | 4 | 3                         | 2 | 1 | 0 |  |
|-----|------------|------------|---|---------------------------|---|---|---|--|
|     | DISCHARGE_ | TIME_TO_0V |   | DISCHARGE_TIME_TRANSITION |   |   |   |  |
| R/W |            |            |   | RW                        |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x25

**Type:** R/W **Reset:** 0x0

**Description:** VBUS\_DISCHARGE\_TIME\_CTRL register

| [7:4] | <b>DISCHARGE_TIME_TO_0V</b> : Discharge time from any contract to OV 800 ms is the default in standard           |
|-------|------------------------------------------------------------------------------------------------------------------|
|       | Initialized by FTP_DISCHARGE_TIME_CTRL[7:4]                                                                      |
| [3:0] | <b>DISCHARGE_TIME_TRANSITION</b> : Discharge time from any contract to next one the default in standard is 270ms |
|       | Initialized by FTP_DISCHARGE_TIME_CTRL[3:0]                                                                      |

#### VBUS\_DISCHARGE\_CTRL

## VBUS\_DISCHARGE\_CTRL register

| 7                     | 6                     | 5        | 4 | 3 | 2 | 1 | 0 |
|-----------------------|-----------------------|----------|---|---|---|---|---|
| VBUS_DISCHA<br>RGE_EN | VSRC_DISCHA<br>RGE_EN | RESERVED |   |   |   |   |   |
| R/W                   | R/W                   | R        |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x26

Type: R/W

57

Reset: 0x00

Description: VBUS\_DISCHARGE\_CTRL register

| [7] | VBUS_DISCHARGE_EN:                                               |
|-----|------------------------------------------------------------------|
|     | 0: (DISABLE) Disable the forced assertion of VBUS discharge path |
|     | 1: (ENABLE) Force the assertion of VBUS discharge path           |
| [6] | VSRC_DISCHARGE_EN:                                               |
|     | 0: (DISABLE) Disable the forced assertion of VSRC discharge path |
|     |                                                                  |

## VBUS\_CTRL

#### VBUS\_CTRL register

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0        |
|---|----------|---|---|---|---|---|----------|
|   | RESERVED |   |   |   |   |   | RESERVED |
| R |          |   |   |   |   | R | R        |

Address: STUSB\_BLOCKBaseAddress + 0x27

Type: R
Reset: 0x00

**Description:** VBUS\_CTRL register

| [1] | SINK_VBUS_EN                                                            |
|-----|-------------------------------------------------------------------------|
|     | 0: (VBUS_EN_SNK_FORCE_DIS) Disable the forced VBUS_EN_SNK pin assertion |
|     | 1: (VBUS_EN_SNK_FORCE) Force the VBUS EN SNK pin assertion              |
| [0] | reserved                                                                |

#### GPIO3\_SW\_GPIO

## **GPIO3\_SW\_GPIO** register

| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|----------|---|---|---|---|---|---|-----|
| RESERVED |   |   |   |   |   |   |     |
|          |   |   | R |   |   |   | R/W |

Address: STUSB\_BLOCKBaseAddress + 0x2D

**Type:** R/W **Reset:** 0x00

**Description:** GPIO3\_SW\_GPIO register

[0] GPIO3\_SW\_GPIO: GPIO3 output value - Useful only in SNK autorun configuration (DEV\_CUT = 01b) when GPIO3\_CTRL = 00b (bit[5:4] @0xC8)
0: (DISABLE) GPIO3 value is Hi-Z
1: (ENABLE) GPIO3 value is 0b

## **RX\_HEADER\_LOW**

## **RX\_HEADER\_LOW** register

| 7 6 5 4 3 2 1 |               |  |  |  |  |  | 0 |  |  |  |
|---------------|---------------|--|--|--|--|--|---|--|--|--|
|               | RX_HEADER_7_0 |  |  |  |  |  |   |  |  |  |
| R             |               |  |  |  |  |  |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x31

**Type:** R **Reset:** 0x00

**Description:** RX\_HEADER\_LOW register

[7:0] **RX\_HEADER\_7\_0**: TBD

## **RX\_HEADER\_HIGH**

#### **RX\_HEADER\_HIGH** register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|---|---|---|---|---|--|--|--|
| RX_HEADER_15_8 |   |   |   |   |   |   |   |  |  |  |
| R              |   |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x32

Type: R
Reset: 0x00

**Description:** RX\_HEADER\_HIGH register

[7:0] **RX\_HEADER\_15\_8**: TBD

## RX\_DATA\_OBJ1\_0

## RX\_DATA\_OBJ1\_0 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  | 0 |  |  |  |
|----------------|--|--|--|--|--|--|---|--|--|--|
| RX_DATA_OBJ1_0 |  |  |  |  |  |  |   |  |  |  |
| R              |  |  |  |  |  |  |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x33

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ1\_0 register

[7:0] **RX\_DATA\_OBJ1\_0** 

#### RX\_DATA\_OBJ1\_1

## RX\_DATA\_OBJ1\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|---|---|---|---|---|--|--|--|
| RX_DATA_OBJ1_1 |   |   |   |   |   |   |   |  |  |  |
| R              |   |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x34

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ1\_1 register

[7:0] **RX\_DATA\_OBJ1\_1** 

#### RX\_DATA\_OBJ1\_2

#### RX\_DATA\_OBJ1\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| RX_DATA_OBJ1_2 |   |   |   |   |   |   |   |  |
| R              |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x35

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ1\_2 register

[7:0] **RX\_DATA\_OBJ1\_2** 

## RX\_DATA\_OBJ1\_3

#### RX\_DATA\_OBJ1\_3 register

|   | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|----------------|---|---|---|---|---|---|---|--|--|
|   | RX_DATA_OBJ1_3 |   |   |   |   |   |   |   |  |  |
| ſ | R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x36

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ1\_3 register

[7:0] **RX\_DATA\_OBJ1\_3** 

#### RX\_DATA\_OBJ2\_0

## RX\_DATA\_OBJ2\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ2_0 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x37

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ2\_0 register

[7:0] RX\_DATA\_OBJ2\_0

## RX\_DATA\_OBJ2\_1

#### RX\_DATA\_OBJ2\_1 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  |  |  |  |
|----------------|--|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ2_1 |  |  |  |  |  |  |  |  |  |
| R              |  |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x38

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ2\_1 register

[7:0] **RX\_DATA\_OBJ2\_1** 

#### RX\_DATA\_OBJ2\_2

#### RX\_DATA\_OBJ2\_2 register

| 7 6 5 4 3 2 1 |                |  |  |  |  |  | 1 | 0 |  |
|---------------|----------------|--|--|--|--|--|---|---|--|
|               | RX_DATA_OBJ2_2 |  |  |  |  |  |   |   |  |
| R             |                |  |  |  |  |  |   | • |  |

Address: STUSB\_BLOCKBaseAddress + 0x39

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ2\_2 register

[7:0] **RX\_DATA\_OBJ2\_2** 

#### RX\_DATA\_OBJ2\_3

#### RX\_DATA\_OBJ2\_3 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  | 0 |  |
|----------------|--|--|--|--|--|--|---|--|
| RX_DATA_OBJ2_3 |  |  |  |  |  |  |   |  |
| R              |  |  |  |  |  |  |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x3A

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ2\_3 register

[7:0] **RX\_DATA\_OBJ2\_3** 

#### RX\_DATA\_OBJ3\_0

## RX\_DATA\_OBJ3\_0 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ3_0 |               |  |  |  |  |  |  |  |  |
| R              |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3B

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ3\_0 register

[7:0] RX\_DATA\_OBJ3\_0

#### RX\_DATA\_OBJ3\_1

## RX\_DATA\_OBJ3\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| RX_DATA_OBJ3_1 |   |   |   |   |   |   |   |  |
| R              |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x3C

Type: R
Reset: 0x00

Description: RX\_DATA\_OBJ3\_1 register

[7:0] **RX\_DATA\_OBJ3\_1** 

### RX\_DATA\_OBJ3\_2

## RX\_DATA\_OBJ3\_2 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  |  |  |  |  |
|----------------|--|--|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ3_2 |  |  |  |  |  |  |  |  |  |  |
| R              |  |  |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3D

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ3\_2 register

[7:0] RX\_DATA\_OBJ3\_2

## RX\_DATA\_OBJ3\_3

#### RX\_DATA\_OBJ3\_3 register

| 7 6 5 4 3 2 1 0 |                |  |   |   |  |  |  |  |  |  |
|-----------------|----------------|--|---|---|--|--|--|--|--|--|
|                 | RX_DATA_OBJ3_3 |  |   |   |  |  |  |  |  |  |
|                 |                |  | F | २ |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3E

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ3\_3 register

[7:0] **RX\_DATA\_OBJ3\_3** 

#### RX\_DATA\_OBJ4\_0

#### RX\_DATA\_OBJ4\_0 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ4_0 |               |  |  |  |  |  |  |  |  |
| R              |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x3F

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ4\_0 register

[7:0] RX\_DATA\_OBJ4\_0

#### RX\_DATA\_OBJ4\_1

## RX\_DATA\_OBJ4\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ4_1 |   |   |   |   |   |   |   |  |  |
|                |   |   | ı | 3 |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x40

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ4\_1 register

[7:0] **RX\_DATA\_OBJ4\_1** 

#### RX\_DATA\_OBJ4\_2

## RX\_DATA\_OBJ4\_2 register

| 7              | 7 6 5 4 3 2 |  |  |  |  |  |  |  |  |  |
|----------------|-------------|--|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ4_2 |             |  |  |  |  |  |  |  |  |  |
| R              |             |  |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x41

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ4\_2 register

[7:0] RX\_DATA\_OBJ4\_2

## RX\_DATA\_OBJ4\_3

#### RX\_DATA\_OBJ4\_3 register

| 7 6 5 4 3 2 1  |  |  |  |  |  |  | 0 |  |  |
|----------------|--|--|--|--|--|--|---|--|--|
| RX_DATA_OBJ4_3 |  |  |  |  |  |  |   |  |  |
| R              |  |  |  |  |  |  |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x42

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ4\_3 register

[7:0] **RX\_DATA\_OBJ4\_3** 

#### RX\_DATA\_OBJ5\_0

#### RX\_DATA\_OBJ5\_0 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ5_0 |               |  |  |  |  |  |  |  |  |
| R              |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x43

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ5\_0 register

[7:0] RX\_DATA\_OBJ5\_0

#### RX\_DATA\_OBJ5\_1

## RX\_DATA\_OBJ5\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x44

**Type:** R **Reset:** 0x00

Description: RX\_DATA\_OBJ5\_1 register

[7:0] **RX\_DATA\_OBJ5\_1** 

#### RX\_DATA\_OBJ5\_2

#### RX\_DATA\_OBJ5\_2 register

| 7              | 6 | 5 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ5_2 |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x45

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ5\_2 register

[7:0] **RX\_DATA\_OBJ5\_2** 

#### RX\_DATA\_OBJ5\_3

#### RX\_DATA\_OBJ5\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---|---|---|---|---|--|
| RX_DATA_OBJ5_3 |   |   |   |   |   |   |   |  |
|                |   |   | F | ₹ |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x46

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ5\_3 register

[7:0] **RX\_DATA\_OBJ5\_3** 

#### RX\_DATA\_OBJ6\_0

#### RX\_DATA\_OBJ6\_0 register

| 7              | 7 6 5 4 3 2 1 |  |   |   |  |  |  |  |
|----------------|---------------|--|---|---|--|--|--|--|
| RX_DATA_OBJ6_0 |               |  |   |   |  |  |  |  |
|                |               |  | i | ₹ |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x47

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ6\_0 register

[7:0] RX\_DATA\_OBJ6\_0

#### RX\_DATA\_OBJ6\_1

## RX\_DATA\_OBJ6\_1 register

| 7              | 7 6 5 4 3 2 1 |  |   |   |  |  |  |  |
|----------------|---------------|--|---|---|--|--|--|--|
| RX_DATA_OBJ6_1 |               |  |   |   |  |  |  |  |
|                |               |  | F | ₹ |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x48

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ6\_1 register

[7:0] **RX\_DATA\_OBJ6\_1** 

#### RX\_DATA\_OBJ6\_2

## RX\_DATA\_OBJ6\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|---|---|---|---|---|---|--|--|--|
| RX_DATA_OBJ6_2 |   |   |   |   |   |   |   |  |  |  |
| R              |   |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x49

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ6\_2 register

[7:0] RX\_DATA\_OBJ6\_2

## RX\_DATA\_OBJ6\_3

#### RX\_DATA\_OBJ6\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ6_3 |   |   |   |   |   |   |   |  |  |
|                | R |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x4A

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ6\_3 register

[7:0] **RX\_DATA\_OBJ6\_3** 

#### RX\_DATA\_OBJ7\_0

#### RX\_DATA\_OBJ7\_0 register

| 7              | 7 6 5 4 3 2 1 |  |  |  |  |  |  |  |  |
|----------------|---------------|--|--|--|--|--|--|--|--|
| RX_DATA_OBJ7_0 |               |  |  |  |  |  |  |  |  |
| R              |               |  |  |  |  |  |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x4B

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ7\_0 register

[7:0] RX\_DATA\_OBJ7\_0

#### RX\_DATA\_OBJ7\_1

## RX\_DATA\_OBJ7\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x4C

**Type:** R **Reset:** 0x00

Description: RX\_DATA\_OBJ7\_1 register

[7:0] **RX\_DATA\_OBJ7\_1** 

#### RX\_DATA\_OBJ7\_2

#### RX\_DATA\_OBJ7\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ7_2 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x4D

Type: R
Reset: 0x00

**Description:** RX\_DATA\_OBJ7\_2 register

[7:0] **RX\_DATA\_OBJ7\_2** 

#### RX\_DATA\_OBJ7\_3

### RX\_DATA\_OBJ7\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| RX_DATA_OBJ7_3 |   |   |   |   |   |   |   |  |  |
| R              |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x4E

**Type:** R **Reset:** 0x00

**Description:** RX\_DATA\_OBJ7\_3 register

[7:0] **RX\_DATA\_OBJ7\_3** 

## DPM\_PDO\_NUMB

#### **DPM\_PDO\_NUMB** register

| 7 | 6 | 5        | 4                | 3   | 2 1 |  |  |  |
|---|---|----------|------------------|-----|-----|--|--|--|
|   |   | RESERVED | DPM_SNK_PDO_NUMB |     |     |  |  |  |
|   |   | R        |                  | R/W |     |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x70

Type: R/W Reset: 0x0

**Description:** DPM\_PDO\_NUMB register

| [7:3] | reserved                               |
|-------|----------------------------------------|
| [2:0] | DPM_SNK_PDO_NUMB:                      |
|       | Initialized by SNK_PDO_FILL_0[6] + 0x2 |

## DPM\_SNK\_PDO1\_0

#### DPM\_SNK\_PDO1\_0 register

| 7              | 7 6 5 4 3 2 |  |  |  |  |  | 0 |  |  |
|----------------|-------------|--|--|--|--|--|---|--|--|
| DPM_SNK_PDO1_0 |             |  |  |  |  |  |   |  |  |
| R/W            |             |  |  |  |  |  |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x85

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO1\_0 register

[7:0] **DPM\_SNK\_PDO1\_0** 

#### DPM\_SNK\_PDO1\_1

#### DPM\_SNK\_PDO1\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO1_1 |   |   |   |   |   |   |   |  |  |
| R/W            |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x86

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SNK\_PDO1\_1 register

[7:0] **DPM\_SNK\_PDO1\_1** 

#### DPM\_SNK\_PDO1\_2

## DPM\_SNK\_PDO1\_2 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO1_2 |   |   |   |   |   |   |   |  |  |
| R/W            |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x87

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SNK\_PDO1\_2 register

[7:0] DPM\_SNK\_PDO1\_2

#### DPM\_SNK\_PDO1\_3

## DPM\_SNK\_PDO1\_3 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO1_3 |   |   |   |   |   |   |   |  |  |
| R/W            |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x88

Type: R/W

Reset: 0x00

**Description:** DPM\_SNK\_PDO1\_3 register

[7:0] DPM\_SNK\_PDO1\_3

#### DPM\_SNK\_PDO2\_0

#### DPM\_SNK\_PDO2\_0 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO2_0 |     |   |   |   |   |   |   |  |  |
|                | R/W |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x89

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO2\_0 register

[7:0] **DPM\_SNK\_PDO2\_0** 

#### DPM\_SNK\_PDO2\_1

#### DPM\_SNK\_PDO2\_1 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO2_1 |     |   |   |   |   |   |   |  |  |
|                | R/W |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8A

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO2\_1 register

[7:0] **DPM\_SNK\_PDO2\_1** 

#### DPM\_SNK\_PDO2\_2

#### DPM\_SNK\_PDO2\_2 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_SNK_PDO2_2 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8B

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO2\_2 register

[7:0] **DPM\_SNK\_PDO2\_2** 

#### DPM\_SNK\_PDO2\_3

## DPM\_SNK\_PDO2\_3 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_SNK_PDO2_3 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8C

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO2\_3 register

[7:0] DPM\_SNK\_PDO2\_3

#### DPM\_SNK\_PDO3\_0

## DPM\_SNK\_PDO3\_0 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_SNK_PDO3_0 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8D

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SNK\_PDO3\_0 register

[7:0] **DPM\_SNK\_PDO3\_0** 

#### DPM\_SNK\_PDO3\_1

## DPM\_SNK\_PDO3\_1 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|
| DPM_SNK_PDO3_1 |     |   |   |   |   |   |   |  |  |
|                | R/W |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8E

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO3\_1 register

[7:0] **DPM\_SNK\_PDO3\_1** 

#### DPM\_SNK\_PDO3\_2

#### DPM\_SNK\_PDO3\_2 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_SNK_PDO3_2 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x8F

**Type:** R/W **Reset:** 0x00

**Description:** DPM\_SNK\_PDO3\_2 register

[7:0] **DPM\_SNK\_PDO3\_2** 

#### DPM\_SNK\_PDO3\_3

## DPM\_SNK\_PDO3\_3 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_SNK_PDO3_3 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x90

Type: R/W Reset: 0x00

**Description:** DPM\_SNK\_PDO3\_3 register

[7:0] **DPM\_SNK\_PDO3\_3** 

#### DPM\_REQ\_RDO3\_0

#### DPM\_REQ\_RDO3\_0 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_REQ_RDO3_0 |   |   |   |   |   |   |   |  |  |
|                |   |   | R | W |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x91

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_0 register

[7:0] **DPM\_REQ\_RDO3\_0** 

#### DPM\_REQ\_RDO3\_1

### DPM\_REQ\_RDO3\_1 register

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|---|---|---|---|--|--|
| DPM_REQ_RDO3_1 |   |   |   |   |   |   |   |  |  |
| RW             |   |   |   |   |   |   |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x92

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_1 register

[7:0] **DPM\_REQ\_RDO3\_1** 

#### DPM\_REQ\_RDO3\_2

#### DPM\_REQ\_RDO3\_2 register

| 7              | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|-----|---|---|---|---|---|---|--|--|--|
| DPM_REQ_RDO3_2 |     |   |   |   |   |   |   |  |  |  |
|                | R/W |   |   |   |   |   |   |  |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x93

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_2 register

[7:0] **DPM\_REQ\_RDO3\_2** 

#### DPM\_REQ\_RDO3\_3

#### DPM\_REQ\_RDO3\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x94

Type: R/W Reset: 0x00

**Description:** DPM\_REQ\_RDO3\_3 register

[7:0] **DPM\_REQ\_RDO3\_3**